精品中文字幕在线网站-亚洲欧美国产一区二区综合-国产精品国三级国产专不卡-深夜福利视频中文字幕一区二区

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74LVC573ABQ

Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

The 74LVC573A is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresponding D-input changes. When LE is LOW the latches store the information that was present at the inputs a set-up time preceding the HIGH-to-LOW transition of LE. A HIGH on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the latches. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

Features and benefits

  • Wide supply voltage range from 1.2 to 3.6 V

  • Overvoltage tolerant inputs to 5.5 V

  • CMOS low power consumption

  • Direct interface with TTL levels

  • IOFF circuitry provides partial Power-down mode operation

  • High-impedance when VCC = 0 V

  • Flow-through pinout architecture

  • Complies with JEDEC standard:

    • JESD8-7A (1.65 V to 1.95 V)

    • JESD8-5A (2.3 V to 2.7 V)

    • JESD8-C/JESD36 (2.7 V to 3.6 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Specified from -40 °C to +85 °C and -40 °C to +125 °C

參數(shù)類型

型號 VCC (V) Logic switching levels Output drive capability (mA) tpd (ns) Power dissipation considerations Tamb (°C) Rth(j-a) (K/W) Ψth(j-top) (K/W) Rth(j-c) (K/W) Package name
74LVC573ABQ 1.2?-?3.6 TTL ± 24 3.4 low -40~125 79 9.5 50 DHVQFN20

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

型號 可訂購的器件編號,(訂購碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74LVC573ABQ 74LVC573ABQ,115
(935273507115)
Active LVC573A SOT764-1
DHVQFN20
(SOT764-1)
SOT764-1 SOT764-1_115

環(huán)境信息

型號 可訂購的器件編號 化學(xué)成分 RoHS RHF指示符
74LVC573ABQ 74LVC573ABQ,115 74LVC573ABQ rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (11)

文件名稱 標(biāo)題 類型 日期
74LVC573A Octal D-type transparent latch with?5?V?tolerant?inputs?/?outputs; 3?-?state Data sheet 2023-09-07
AN11009 Pin FMEA for LVC family Application note 2019-01-09
AN263 Power considerations when using CMOS and BiCMOS logic devices Application note 2023-02-07
SOT764-1 3D model for products with SOT764-1 package Design support 2019-10-03
lvc573a lvc573a IBIS model IBIS model 2013-04-09
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
DHVQFN20_SOT764-1_mk plastic, dual in-line compatible thermal enhanced very thin quad flat package; 20 terminals; 0.5 mm pitch; 2.5 mm x 4.5 mm x 0.85 mm body Marcom graphics 2017-01-28
SOT764-1 plastic, leadless dual in-line compatible thermal enhanced very thin quad flat package; 20 terminals; 0.5 mm pitch; 4.5 mm x 2.5 mm x 1 mm body Package information 2022-06-21
SOT764-1_115 DHVQFN20; Reel pack for SMD, 7''; Q1/T1 product orientation Packing information 2020-04-21
74LVC573ABQ_Nexperia_Product_Reliability 74LVC573ABQ Nexperia Product Reliability Quality document 2025-03-20
lvc lvc Spice model SPICE model 2013-05-07

支持

如果您需要設(shè)計/技術(shù)支持,請告知我們并填寫 應(yīng)答表 我們會盡快回復(fù)您。


Longevity

The Nexperia Longevity Program is aimed to provide our customers information from time to time about the expected time that our products can be ordered. The NLP is reviewed and updated regularly by our Executive Management Team. View our longevity program here.


模型

文件名稱 標(biāo)題 類型 日期
lvc573a lvc573a IBIS model IBIS model 2013-04-09
lvc lvc Spice model SPICE model 2013-05-07
SOT764-1 3D model for products with SOT764-1 package Design support 2019-10-03

PCB Symbol, Footprint and 3D Model

Model Name 描述

訂購、定價與供貨

型號 Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線購買
74LVC573ABQ 74LVC573ABQ,115 935273507115 Active SOT764-1_115 3,000

樣品

作為 Nexperia 的客戶,您可以通過我們的銷售機(jī)構(gòu)訂購樣品。

如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表。

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購部件

型號 可訂購的器件編號 訂購代碼(12NC) 封裝 從經(jīng)銷商處購買
74LVC573ABQ 74LVC573ABQ,115 935273507115 SOT764-1 訂單產(chǎn)品
夫妻性生活在线免费视频| 成人黄色网破处在线播放 | 中文字幕乱码一区二区三区麻豆| 日本a国产精品久久久久| 操大屌粉的小穴视频| 亚洲一级片在线播放| 日韩有码一区二区三区在线观看| 久久噜噜噜久久熟女精品| 国产品无码一区二区三区在线| 久久99热精品在线观看| 深插巴西美女的逼| 尤物性生活午夜在线视频| 裸体美女被操的啊啊直叫| av在线国产哟哟| 校花内射国产麻豆欧美一区| 玖玖资源站无码专区| 国产午夜高清无码一级片| 另类亚洲欧美专区第一页| 中文字幕人妻一区二区三区人妻| 亚洲综合网伊人中文| 大吊肏子宫在线观看| 一区二区三区中文字幕免费在线| 国产大码丝袜老熟女av| 九九视频精品只有这里有| 国产高清在线观看一区二区三区| 春宵福利导航91| 野外日逼视频免费看| 久久国产精品二卡| 国产一区二区在线观看精品| 91啪国线自产2019| 伊人久久综合无码成人网| 色欲精品一区二区三区AV| 大鸡吧视频在线观看| 成人区久久精品一区二区| 中文字幕人妻一区二区三区人妻 | 国产精品免费99久久久| 大鸡巴狂插嫩逼视频| 国产精品亚洲一区二区三区极品| 中国女人日逼免费片| 久久久久久亚洲精品首页| 一级e片在线观看|